source: bootcd/isolinux/syslinux-6.03/gpxe/src/drivers/net/ath5k/ath5k_attach.c

Last change on this file was e16e8f2, checked in by Edwin Eefting <edwin@datux.nl>, 3 years ago

bootstuff

  • Property mode set to 100644
File size: 9.2 KB
Line 
1/*
2 * Copyright (c) 2004-2008 Reyk Floeter <reyk@openbsd.org>
3 * Copyright (c) 2006-2008 Nick Kossifidis <mickflemm@gmail.com>
4 *
5 * Modified for gPXE, July 2009, by Joshua Oreman <oremanj@rwcr.net>
6 * Original from Linux kernel 2.6.30.
7 *
8 * Permission to use, copy, modify, and distribute this software for any
9 * purpose with or without fee is hereby granted, provided that the above
10 * copyright notice and this permission notice appear in all copies.
11 *
12 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
13 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
14 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
15 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
16 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
17 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
18 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
19 *
20 */
21
22FILE_LICENCE ( MIT );
23
24/*************************************\
25* Attach/Detach Functions and helpers *
26\*************************************/
27
28#include <gpxe/pci.h>
29#include <unistd.h>
30#include <stdlib.h>
31#include "ath5k.h"
32#include "reg.h"
33#include "base.h"
34
35/**
36 * ath5k_hw_post - Power On Self Test helper function
37 *
38 * @ah: The &struct ath5k_hw
39 */
40static int ath5k_hw_post(struct ath5k_hw *ah)
41{
42
43        static const u32 static_pattern[4] = {
44                0x55555555,     0xaaaaaaaa,
45                0x66666666,     0x99999999
46        };
47        static const u16 regs[2] = { AR5K_STA_ID0, AR5K_PHY(8) };
48        int i, c;
49        u16 cur_reg;
50        u32 var_pattern;
51        u32 init_val;
52        u32 cur_val;
53
54        for (c = 0; c < 2; c++) {
55
56                cur_reg = regs[c];
57
58                /* Save previous value */
59                init_val = ath5k_hw_reg_read(ah, cur_reg);
60
61                for (i = 0; i < 256; i++) {
62                        var_pattern = i << 16 | i;
63                        ath5k_hw_reg_write(ah, var_pattern, cur_reg);
64                        cur_val = ath5k_hw_reg_read(ah, cur_reg);
65
66                        if (cur_val != var_pattern) {
67                                DBG("ath5k: POST failed!\n");
68                                return -EAGAIN;
69                        }
70
71                        /* Found on ndiswrapper dumps */
72                        var_pattern = 0x0039080f;
73                        ath5k_hw_reg_write(ah, var_pattern, cur_reg);
74                }
75
76                for (i = 0; i < 4; i++) {
77                        var_pattern = static_pattern[i];
78                        ath5k_hw_reg_write(ah, var_pattern, cur_reg);
79                        cur_val = ath5k_hw_reg_read(ah, cur_reg);
80
81                        if (cur_val != var_pattern) {
82                                DBG("ath5k: POST failed!\n");
83                                return -EAGAIN;
84                        }
85
86                        /* Found on ndiswrapper dumps */
87                        var_pattern = 0x003b080f;
88                        ath5k_hw_reg_write(ah, var_pattern, cur_reg);
89                }
90
91                /* Restore previous value */
92                ath5k_hw_reg_write(ah, init_val, cur_reg);
93
94        }
95
96        return 0;
97
98}
99
100/**
101 * ath5k_hw_attach - Check if hw is supported and init the needed structs
102 *
103 * @sc: The &struct ath5k_softc we got from the driver's attach function
104 * @mac_version: The mac version id (check out ath5k.h) based on pci id
105 * @hw: Returned newly allocated hardware structure, on success
106 *
107 * Check if the device is supported, perform a POST and initialize the needed
108 * structs. Returns -ENOMEM if we don't have memory for the needed structs,
109 * -ENODEV if the device is not supported or prints an error msg if something
110 * else went wrong.
111 */
112int ath5k_hw_attach(struct ath5k_softc *sc, u8 mac_version,
113                    struct ath5k_hw **hw)
114{
115        struct ath5k_hw *ah;
116        struct pci_device *pdev = sc->pdev;
117        int ret;
118        u32 srev;
119
120        ah = zalloc(sizeof(struct ath5k_hw));
121        if (ah == NULL) {
122                ret = -ENOMEM;
123                DBG("ath5k: out of memory\n");
124                goto err;
125        }
126
127        ah->ah_sc = sc;
128        ah->ah_iobase = sc->iobase;
129
130        /*
131         * HW information
132         */
133        ah->ah_turbo = 0;
134        ah->ah_txpower.txp_tpc = 0;
135        ah->ah_imr = 0;
136        ah->ah_atim_window = 0;
137        ah->ah_aifs = AR5K_TUNE_AIFS;
138        ah->ah_cw_min = AR5K_TUNE_CWMIN;
139        ah->ah_limit_tx_retries = AR5K_INIT_TX_RETRY;
140        ah->ah_software_retry = 0;
141        ah->ah_ant_diversity = AR5K_TUNE_ANT_DIVERSITY;
142
143        /*
144         * Set the mac version based on the pci id
145         */
146        ah->ah_version = mac_version;
147
148        /*Fill the ath5k_hw struct with the needed functions*/
149        ret = ath5k_hw_init_desc_functions(ah);
150        if (ret)
151                goto err_free;
152
153        /* Bring device out of sleep and reset it's units */
154        ret = ath5k_hw_nic_wakeup(ah, CHANNEL_B, 1);
155        if (ret)
156                goto err_free;
157
158        /* Get MAC, PHY and RADIO revisions */
159        srev = ath5k_hw_reg_read(ah, AR5K_SREV);
160        ah->ah_mac_srev = srev;
161        ah->ah_mac_version = AR5K_REG_MS(srev, AR5K_SREV_VER);
162        ah->ah_mac_revision = AR5K_REG_MS(srev, AR5K_SREV_REV);
163        ah->ah_phy_revision = ath5k_hw_reg_read(ah, AR5K_PHY_CHIP_ID);
164        ah->ah_radio_5ghz_revision = ath5k_hw_radio_revision(ah, CHANNEL_5GHZ);
165        ah->ah_phy = AR5K_PHY(0);
166
167        /* Try to identify radio chip based on it's srev */
168        switch (ah->ah_radio_5ghz_revision & 0xf0) {
169        case AR5K_SREV_RAD_5111:
170                ah->ah_radio = AR5K_RF5111;
171                ah->ah_single_chip = 0;
172                ah->ah_radio_2ghz_revision = ath5k_hw_radio_revision(ah,
173                                                        CHANNEL_2GHZ);
174                break;
175        case AR5K_SREV_RAD_5112:
176        case AR5K_SREV_RAD_2112:
177                ah->ah_radio = AR5K_RF5112;
178                ah->ah_single_chip = 0;
179                ah->ah_radio_2ghz_revision = ath5k_hw_radio_revision(ah,
180                                                        CHANNEL_2GHZ);
181                break;
182        case AR5K_SREV_RAD_2413:
183                ah->ah_radio = AR5K_RF2413;
184                ah->ah_single_chip = 1;
185                break;
186        case AR5K_SREV_RAD_5413:
187                ah->ah_radio = AR5K_RF5413;
188                ah->ah_single_chip = 1;
189                break;
190        case AR5K_SREV_RAD_2316:
191                ah->ah_radio = AR5K_RF2316;
192                ah->ah_single_chip = 1;
193                break;
194        case AR5K_SREV_RAD_2317:
195                ah->ah_radio = AR5K_RF2317;
196                ah->ah_single_chip = 1;
197                break;
198        case AR5K_SREV_RAD_5424:
199                if (ah->ah_mac_version == AR5K_SREV_AR2425 ||
200                    ah->ah_mac_version == AR5K_SREV_AR2417) {
201                        ah->ah_radio = AR5K_RF2425;
202                } else {
203                        ah->ah_radio = AR5K_RF5413;
204                }
205                ah->ah_single_chip = 1;
206                break;
207        default:
208                /* Identify radio based on mac/phy srev */
209                if (ah->ah_version == AR5K_AR5210) {
210                        ah->ah_radio = AR5K_RF5110;
211                        ah->ah_single_chip = 0;
212                } else if (ah->ah_version == AR5K_AR5211) {
213                        ah->ah_radio = AR5K_RF5111;
214                        ah->ah_single_chip = 0;
215                        ah->ah_radio_2ghz_revision = ath5k_hw_radio_revision(ah,
216                                                                CHANNEL_2GHZ);
217                } else if (ah->ah_mac_version == (AR5K_SREV_AR2425 >> 4) ||
218                           ah->ah_mac_version == (AR5K_SREV_AR2417 >> 4) ||
219                           ah->ah_phy_revision == AR5K_SREV_PHY_2425) {
220                        ah->ah_radio = AR5K_RF2425;
221                        ah->ah_single_chip = 1;
222                        ah->ah_radio_5ghz_revision = AR5K_SREV_RAD_2425;
223                } else if (srev == AR5K_SREV_AR5213A &&
224                           ah->ah_phy_revision == AR5K_SREV_PHY_5212B) {
225                        ah->ah_radio = AR5K_RF5112;
226                        ah->ah_single_chip = 0;
227                        ah->ah_radio_5ghz_revision = AR5K_SREV_RAD_5112B;
228                } else if (ah->ah_mac_version == (AR5K_SREV_AR2415 >> 4)) {
229                        ah->ah_radio = AR5K_RF2316;
230                        ah->ah_single_chip = 1;
231                        ah->ah_radio_5ghz_revision = AR5K_SREV_RAD_2316;
232                } else if (ah->ah_mac_version == (AR5K_SREV_AR5414 >> 4) ||
233                           ah->ah_phy_revision == AR5K_SREV_PHY_5413) {
234                        ah->ah_radio = AR5K_RF5413;
235                        ah->ah_single_chip = 1;
236                        ah->ah_radio_5ghz_revision = AR5K_SREV_RAD_5413;
237                } else if (ah->ah_mac_version == (AR5K_SREV_AR2414 >> 4) ||
238                           ah->ah_phy_revision == AR5K_SREV_PHY_2413) {
239                        ah->ah_radio = AR5K_RF2413;
240                        ah->ah_single_chip = 1;
241                        ah->ah_radio_5ghz_revision = AR5K_SREV_RAD_2413;
242                } else {
243                        DBG("ath5k: Couldn't identify radio revision.\n");
244                        ret = -ENOTSUP;
245                        goto err_free;
246                }
247        }
248
249        /* Return on unsuported chips (unsupported eeprom etc) */
250        if ((srev >= AR5K_SREV_AR5416) &&
251            (srev < AR5K_SREV_AR2425)) {
252                DBG("ath5k: Device not yet supported.\n");
253                ret = -ENOTSUP;
254                goto err_free;
255        }
256
257        /*
258         * Write PCI-E power save settings
259         */
260        if ((ah->ah_version == AR5K_AR5212) &&
261            pci_find_capability(pdev, PCI_CAP_ID_EXP)) {
262                ath5k_hw_reg_write(ah, 0x9248fc00, AR5K_PCIE_SERDES);
263                ath5k_hw_reg_write(ah, 0x24924924, AR5K_PCIE_SERDES);
264                /* Shut off RX when elecidle is asserted */
265                ath5k_hw_reg_write(ah, 0x28000039, AR5K_PCIE_SERDES);
266                ath5k_hw_reg_write(ah, 0x53160824, AR5K_PCIE_SERDES);
267                /* TODO: EEPROM work */
268                ath5k_hw_reg_write(ah, 0xe5980579, AR5K_PCIE_SERDES);
269                /* Shut off PLL and CLKREQ active in L1 */
270                ath5k_hw_reg_write(ah, 0x001defff, AR5K_PCIE_SERDES);
271                /* Preserce other settings */
272                ath5k_hw_reg_write(ah, 0x1aaabe40, AR5K_PCIE_SERDES);
273                ath5k_hw_reg_write(ah, 0xbe105554, AR5K_PCIE_SERDES);
274                ath5k_hw_reg_write(ah, 0x000e3007, AR5K_PCIE_SERDES);
275                /* Reset SERDES to load new settings */
276                ath5k_hw_reg_write(ah, 0x00000000, AR5K_PCIE_SERDES_RESET);
277                mdelay(1);
278        }
279
280        /*
281         * POST
282         */
283        ret = ath5k_hw_post(ah);
284        if (ret)
285                goto err_free;
286
287        /* Enable pci core retry fix on Hainan (5213A) and later chips */
288        if (srev >= AR5K_SREV_AR5213A)
289                ath5k_hw_reg_write(ah, AR5K_PCICFG_RETRY_FIX, AR5K_PCICFG);
290
291        /*
292         * Get card capabilities, calibration values etc
293         * TODO: EEPROM work
294         */
295        ret = ath5k_eeprom_init(ah);
296        if (ret) {
297                DBG("ath5k: unable to init EEPROM\n");
298                goto err_free;
299        }
300
301        /* Get misc capabilities */
302        ret = ath5k_hw_set_capabilities(ah);
303        if (ret) {
304                DBG("ath5k: unable to get device capabilities: 0x%04x\n",
305                    sc->pdev->device);
306                goto err_free;
307        }
308
309        if (srev >= AR5K_SREV_AR2414) {
310                ah->ah_combined_mic = 1;
311                AR5K_REG_ENABLE_BITS(ah, AR5K_MISC_MODE,
312                                     AR5K_MISC_MODE_COMBINED_MIC);
313        }
314
315        /* Set BSSID to bcast address: ff:ff:ff:ff:ff:ff for now */
316        memset(ah->ah_bssid, 0xff, ETH_ALEN);
317        ath5k_hw_set_associd(ah, ah->ah_bssid, 0);
318        ath5k_hw_set_opmode(ah);
319
320        ath5k_hw_rfgain_opt_init(ah);
321
322        *hw = ah;
323        return 0;
324err_free:
325        free(ah);
326err:
327        return ret;
328}
329
330/**
331 * ath5k_hw_detach - Free the ath5k_hw struct
332 *
333 * @ah: The &struct ath5k_hw
334 */
335void ath5k_hw_detach(struct ath5k_hw *ah)
336{
337        free(ah->ah_rf_banks);
338        ath5k_eeprom_detach(ah);
339        free(ah);
340}
Note: See TracBrowser for help on using the repository browser.